

# 14W Power Transistor GaN HEMT on SiC

## **Description**

The CHK8013-99F is a 14W Gallium Nitride High Electron Mobility Transistor.

This product offers a general purpose and broadband solution for a variety of RF power applications such as radar and telecommunication.

The circuit is manufactured on a 0.25µm gate length GaN HEMT technology on SiC substrate.

It is proposed in a bare die form and requires an external matching circuitry.

#### **Main Features**

- Wide band capability up to 10GHz
- Pulsed and CW operating modes
- GaN technology: High Pout & High PAE

■ DC bias: V<sub>D</sub> up to 30V■ Chip size: 0.9x1.2x0.1mm

■ RoHS N°2011/65

■ REACh N°1907/2006



#### **Main Electrical Characteristics**

Tb  $^{(1)}$  = +25°C, pulsed mode, Freq = 6GHz,  $V_{DS}$  = 30V,  $I_{D_{-}Q}$  = 0.18A

| Symbol               | Parameter                  | Min | Тур | Max | Unit |
|----------------------|----------------------------|-----|-----|-----|------|
| Gss                  | Small Signal Gain          |     | 17  |     | dB   |
| P <sub>SAT</sub>     | Saturated Output Power     |     | 14  |     | W    |
| PAE                  | Max Power Added Efficiency |     | 70  |     | %    |
| G <sub>PAE_MAX</sub> | Associated Gain at Max PAE |     | 11  |     | dB   |

(1) Tb: Chip Backside Temperature

These values are derived from elementary power cell performances.

Ref.: DSCHK80139344 - 10 Dec 19

Specifications subject to change without notice

# **Recommended Operating Ratings**

 $Tb = +25^{\circ}C$ 

| Symbol               | Parameter                    | Min | Тур  | Max  | Unit | Conditions                                       |
|----------------------|------------------------------|-----|------|------|------|--------------------------------------------------|
| V <sub>DS</sub>      | Drain to Source Voltage      |     |      | 30   | V    |                                                  |
| V <sub>GS</sub>      | Gate to Source Voltage       |     | -3.3 |      | V    | V <sub>DS</sub> =30V,<br>I <sub>D_Q</sub> =0.18A |
| V <sub>DG_peak</sub> | Drain-Gate Voltage           |     | 80   |      | V    | DC+RF                                            |
| VGS_peak             | Gate-Source Voltage          | -20 |      |      | V    | DC+RF                                            |
| $I_{D_Q}$            | Quiescent Drain Current (1)  |     | 0.18 | 0.41 | Α    | V <sub>DS</sub> =30V                             |
| I <sub>D_MAX</sub>   | Drain Current (1)            |     |      | 0.9  | Α    | V <sub>DS</sub> =30V, compressed mode            |
| I <sub>G_MAX</sub>   | Gate Current in forward mode |     | 0    | 15   | mA   | DC or Compressed mode                            |
| T <sub>j_MAX</sub>   | Junction temperature (1)     |     |      | 200  | °C   |                                                  |

<sup>(1)</sup> Power dissipation must be considered.

#### **DC Characteristics**

 $Tb = +25^{\circ}C$ 

| Symbol              | Parameter                     | Min  | Тур  | Max  | Unit | Conditions                                |
|---------------------|-------------------------------|------|------|------|------|-------------------------------------------|
| $V_P$               | Pinch-Off Voltage             | -4   | -3.4 | -2.8 | V    | $V_D=10V, I_D=I_{DSS}/100$                |
| I <sub>D_SAT</sub>  | Saturated Drain Current (1)   |      | 3.2  |      | Α    | V <sub>D</sub> =10V, V <sub>G</sub> =1V   |
| I <sub>G_leak</sub> | Gate Leakage Current          | -0.7 |      |      | mA   | $V_D=50V$ , $V_G=-7V$                     |
| $V_{BDG}$           | Drain-Gate Break-down Voltage |      | 120  |      | V    | V <sub>G</sub> =-7V, I <sub>D</sub> =20mA |

<sup>(1)</sup> For information, limited by I<sub>D MAX</sub>, see on ROR & AMR.

#### **RF Characteristics**

Tb = +25°C, pulsed mode, Freq = 6GHz,  $V_{DS}$  = 30V,  $I_{D_{-}Q}$  = 0.18A

| Symbol               | Parameter                  | Min | Тур | Max | Unit | Conditions |
|----------------------|----------------------------|-----|-----|-----|------|------------|
| G <sub>SS</sub>      | Small Signal Gain          |     | 17  |     | dB   |            |
| P <sub>SAT</sub>     | Saturated Output Power     |     | 14  |     | W    |            |
| PAE                  | Max Power Added Efficiency |     | 70  |     | %    |            |
| G <sub>PAE_MAX</sub> | Associated Gain at Max PAE |     | 11  |     | dB   |            |

These values are deduced from elementary power cell performances.



#### **Absolute Maximum Ratings**

Tb =  $+25^{\circ}C^{(1)(2)(3)}$ 

| Symbol               | Parameter                            | Rating       | Unit |
|----------------------|--------------------------------------|--------------|------|
| V <sub>DS</sub>      | Drain-Source Biasing Voltage         | 55           | V    |
| V <sub>GS</sub>      | Gate-Source Biasing Voltage (4), (5) | -10, +2      | V    |
| V <sub>DG_peak</sub> | Drain-Gate Voltage (DC+RF)           | 120          | V    |
| VGS_peak             | Gate-Source Voltage (DC+RF)          | -25          | V    |
| I <sub>G_MAX</sub>   | Maximum Gate Current                 | 32           | mA   |
| I <sub>G_MIN</sub>   | Minimum Gate Current                 | -1.8         | mA   |
| I <sub>D_MAX</sub>   | Maximum Drain Current                | See note (4) | Α    |
| P <sub>IN</sub>      | Maximum Input Power                  | See note (5) | W    |
| T <sub>j</sub>       | Maximum Junction Temperature         | 230          | °C   |
| T <sub>STG</sub>     | Storage Temperature                  | -55 to +150  | °C   |
| T <sub>case</sub>    | Case Operating Temperature           | See note (4) | °C   |

<sup>(1)</sup> Operation of this device above anyone of these parameters may cause permanent damage.

# **Biasing procedure**

- 1. Bias power bar gate voltage at Vg close to  $V_{pinch-off}$  (Typically:  $V_{GS} \approx -5V$ )
- 2. Apply  $V_{DS}$  bias voltage (Typically:  $V_{DS} = 30V$ )
- 3. Increase  $V_{GS}$  up to quiescent bias drain current  $I_{DQ}$

The quiescent current steady state must be carefully controlled as it is influenced by the operating mode, the temperature and the overall thermal resistance. A drain current control is recommended on the biasing network.



<sup>(2)</sup> Duration < 1s.

<sup>(3)</sup> The given values must not be exceeded at the same time even momentarily for any parameter, since each parameter is independent from each other, otherwise deterioration or destruction of the device may take place.

<sup>(4)</sup> Max junction temperature must be considered.

<sup>(5)</sup> Linked to and limited by Ig\_max & Ig\_min values. Maximum input power depends on frequency and should not exceed 2dB above PAE\_max.

#### **Device thermal information**

The thermal performances of the device are based on UMS rules to evaluate the junction temperature (Tj). This temperature is defined as the peak temperature in the channel area.

This same procedure is the basis for junction temperature evaluation of the samples used to derive the Median lifetime and activation energy for the particular technology on which the CHK8013-99F is fabricated (GaN Power PHEMT 0.25µm).

The temperature Tb is defined as the chip back side temperature

The thermal resistance (Rth) is given for the full power bar, in CW operating mode and in two different configurations as given in the table. The device assembly must be adapted to the operating mode. Thermal analysis is recommended. More information is available on request.

| Parameters                    | Symbol | Conditions                            | Value | Unit |
|-------------------------------|--------|---------------------------------------|-------|------|
| Typical Thermal<br>Resistance | Rth    | Bare die characteristic<br>Tb = 125°C | 5.3   | °C/W |
| Junction Temperature          | Tj     | Pdiss = 13.7W<br>CW                   | 200   | °C   |

The back side temperature (Tb) is considered uniform on all the surface

| Typical Thermal<br>Resistance | Rth | Bare die on carrier characteristic<br>Tcase = 85°C | 8.2 | °C/W |
|-------------------------------|-----|----------------------------------------------------|-----|------|
| Junction Temperature          | Tj  | Pdiss = 14W<br>CW                                  | 200 | °C   |

The reference temperature (Tcase) is defined on the carrier back side. The power bar is mounted on carrier plate (20µm Au/Sn soldering + 1.4mm Cu/Mo/Cu).

#### **Median Life Time versus Junction Temperature**



# **Power Bar Description**

The device integrates 2x7W elementary cells. These cells are connected together with a specific network providing a good trade-off between performance and stability (resistance between gates and drains as described on the schematic). The reference planes are on the center of the bonding pads.

A multiport non-linear model is available on request.





# **Elementary Cell Maximum Gain & Stability Characteristics**

Tb = +25°C,  $V_{DS}$  = +30V,  $I_{D_Q}$  = 90mA, simulated results



# **Elementary Cell Load Pull Performances**

Tb = +25°C,  $V_{DS}$  = +30V,  $I_{D_{Q}}$  = 90mA, simulated results



The impedances are chosen as a trade-off between Output Power, PAE and Stability of the device. Second harmonic of output load has been tuned.

These values are given in the bonding pads reference plane.

| Frequency<br>(GHz) | Zs        | ZI          | Gain (dB)<br>@PAE <sub>max</sub> | Pout (W)<br>@PAE <sub>max</sub> | PAE <sub>max</sub> (%) | Pout <sub>max</sub> (W) |
|--------------------|-----------|-------------|----------------------------------|---------------------------------|------------------------|-------------------------|
| 1                  | 23+ j43   | 74- j10.9   | 12.6                             | 7.3                             | 71                     | 10.3                    |
| 3                  | 3.4+ j17  | 41.4+ j35   | 13.8                             | 7.3                             | 71                     | 9                       |
| 5                  | 1.7+ j9.1 | 17.9+ j33.6 | 12.1                             | 7.3                             | 70                     | 9.1                     |
| 6                  | 1.9+ j7.2 | 15.4+ j27.9 | 10.6                             | 7.2                             | 70                     | 8.8                     |
| 7                  | 1.6+ j5.5 | 11.8+ j24.3 | 10.3                             | 7                               | 67                     | 8.1                     |
| 8                  | 1.6+ j4.2 | 9.4+ j21.3  | 9.5                              | 6.9                             | 64                     | 8.1                     |
| 10                 | 1.7+ j2.4 | 8.1+ j16.6  | 8.1                              | 6.2                             | 59                     | 7.8                     |

Ref.: DSCHK80139344 - 10 Dec 19

Specifications subject to change without notice



# Comparison Simulation/Measurement of Elementary Cell Load Pull Performances

Tb = +25°C, Elementary cell  $8x225\mu m$ 

- Frequency: 3GHz
- Bias point: 30V, 50mA/mm
- $ZloadH2 = ZloadH3 = 50\Omega$
- Zsource matched for maximum gain
- CW on wafer measurement
- Measurement are given in the transistor plan at 5dB of compression

#### PAE(%), Output Power (dBm) and transducer gain (dB) vs the load impedance



Measurements are represented by multicolour dots and model by black contours.



## **Mechanical data**



Chip thickness: 100µm +/- 10 µm All dimensions are in micrometers

All Gate and Drain pads must be connected, and backside grounded. Other ground connections are optional (source is grounded through vias hole).

| Reference     | Pad number     | Pad size    |
|---------------|----------------|-------------|
| DC Gate pads  | (2,4)          | 119x204 μm² |
| DC Drain pads | (7,9)          | 119x204μm²  |
| GND pads      | (1,3,5,6,8,10) | 97x95 μm²   |

14W Power Transistor

CHK8013-99F

**Notes** 



#### **Qualification domain**

This part is qualified according to UMS standards, excluding humid environment.

# User guide for MMIC storage, pick & place, die attach, wire bonding

Refer to the application note AN0001 available at <a href="http://www.ums-gaas.com">http://www.ums-gaas.com</a> for general recommendations on chip handling.

## Recommended environmental management

UMS products are compliant with the regulation in particular with the directives RoHS N°2011/65 and REACh N°1907/2006. More environmental data are available in the application note AN0019 also available at <a href="http://www.ums-gaas.com">http://www.ums-gaas.com</a>.

#### Recommended ESD management

Refer to the application note AN0020 available at <a href="http://www.ums-gaas.com">http://www.ums-gaas.com</a> for ESD sensitivity and handling recommendations for the UMS package products.

# **User guide GaN Power Bars Assembly guide lines**

Refer to the application note AN0026 available at <a href="http://www.ums-gaas.com">http://www.ums-gaas.com</a> for general recommendations on GaN-on-SiC Transistor handling and assembly.

# **Ordering Information**

Chip form: CHK8013-99F/00

Information furnished is believed to be accurate and reliable. However **United Monolithic Semiconductors S.A.S.** assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of **United Monolithic Semiconductors S.A.S.**. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. **United Monolithic Semiconductors S.A.S.** products are not authorised for use as critical components in life support devices or systems without express written approval from **United Monolithic Semiconductors S.A.S.** 

